Standard Historical Last Updated: Mar 02, 2021 Track Document
ASTM F978-90(1996)e1

Standard Test Method for Characterizing Semiconductor Deep Levels by Transient Capacitance Techniques

Standard Test Method for Characterizing Semiconductor Deep Levels by Transient Capacitance Techniques F0978-90R96E01 ASTM|F0978-90R96E01|en-US Standard Test Method for Characterizing Semiconductor Deep Levels by Transient Capacitance Techniques Standard new BOS Vol. 10.04 Committee F01
$ 86.00 In stock

Scope

1.1 This test method covers three procedures for determining the density, activation energy, and prefactor of the exponential expression for the emission rate of deep-level defect centers in semiconductor depletion regions by transient-capacitance techniques. Procedure A is the conventional, constant voltage, deep-level transient spectroscopy (DLTS) technique in which the temperature is slowly scanned and an exponential capacitance transient is assumed. Procedure B is the conventional DLTS (Procedure A) with corrections for nonexponential transients due to heavy trap doping and incomplete charging of the depletion region. Procedure C is a more precise referee technique that uses a series of isothermal transient measurements and corrects for the same sources of error as Procedure B.

1.2 This standard does not purport to address all of the safety concerns, if any, associated with its use. It is the responsibility of the user of this standard to establish appropriate safety and health practices and determine the applicability of regulatory limitations prior to use.

Price:
Contact Sales
Related
Reprints and Permissions
Reprints and copyright permissions can be requested through the
Copyright Clearance Center
Details
Book of Standards Volume: 10.04
Developed by Subcommittee: F01.06
Pages: 8
DOI: 10.1520/F0978-90R96E01
ICS Code: 29.045